# EE520 Design of Digital Systems

Subject: Project 2 enhancing project 1 with XOR, rising edge triggered D Flip Flop and Full adder

Name: Zeyar Win

Course: Design of Digital Systems

Library: zxw\_lib

Design constraint library with NMOS 8 lambda/2 lambda, PMOS being 16 lambda/2 lambdas twice the size of NMOS. The design of transistors is unskewed. The design is vertical as in tutorial 1 which was done in the first week of the class. The CMOS is used for multiplexer. AOI is implemented according to those above specifications in project 1. In project 2, XOR, rising edge triggered d flip flop and full adder is implemented. XOR implementation is simple since project 1 introduces the use of layout virtuoso software, and inverter, NAND, NOR, AOI and 2 to 1 multiplexer gates are successfully implemented before this project 2. XOR is tested with timing simulation diagram. The full adder can be tested using BSTEST simulation. D flip flop can be tested looking at output changes as input in timing simulation diagram only when clock goes from zero to one. The full adder in the project is finished routing cells being minimized and following the routing channel height guidelines 26 lambdas at top and bottom, and 52 lambdas between rows. For full adder, 52 lambdas between rows do not need to be considered.

For inverter, NMOS is 2.4um and PMOS is 4.8um. Using this as reference, NAND NMOS is 4.8um and PMOS is 4.8um. The equations for transistor sizing are W=1/R and R of PMOS = 2R of NMOS. Only look at the worst case of transistors to do sizing. For the parallel transistors case, the worst case is when only one transistor is on while for transistors in series, all transistors have to be on. As similar to calculating NAND, NOR NMOS is 2.4um for NMOS and

9.6um for PMOS. NMOS is minimum size which is 2.4um. To calculate PMOS, [ 1/(1/Wp+1/Wp) ] being equal to 4.8 is used.

Project 2 layouts were minimized as possible to fit in corner cell. Finger transistors were not used in this project and sizing of PMOS and NMOS was not huge. Thus, there was not much concern in this project about fitting the implemented layouts cells in corner cell. Layouts were minimized as much as possible to decrease parasitic capacitances. From BSTEST layout, it can be clearly seen that the layout of this project is using less than 70% of all available spacing.

Timing diagram should be simulated first to check functionality of schematic. In this project, Layout of multiplexer logic failed. This delayed ability to finish project completely in time. The d flip flop and multiplexer were fixed in time although BSTEST layouts were not completed in time.

The project 1 was finished in time without cell sizes minimized to the most minimum size. There was problem with server for waveform simulation right before project was due. It could be expected in industry. It is employee's responsibility to start work early and finish in time; it also depends on manager's leniency on deadline. Project 1 cell layouts were later corrected to most minimum size being optimized to decrease time delay, decrease parasitic capacitance and increase performance. When doing layout, pins names should be capital letters which are industry standard. In this project, this was accidentally ignored; the finishing layouts and simulation was first priority. The later optimization of project 1 cells took some time away from finishing project 2. Since finger transistors were not used in project 1, there was little space for two contacts in the middle of cells after minimizing cells and had difficulty in putting two contacts for inputs and outputs. 1 week was spent on moving the NMOS and PMOS around until the poly was noticed that it could pass through metal 1 of ground without shorting the cells. The poly didn't move contacts of the metal 1 in both ground and Vdd. The DRC and LVS clean of the layout confirm the validity of using poly passing through ground metal.

For project 2, the timing simulation of XOR is similar to project 1 simulation. Matching the truth logic of gate with the simulation diagram verify the functionality of XOR. Propagation delay is extracted by observing the timing delay difference between 50% of output and 50% of input assuming other inputs are constant. For DFF simulation, in addition to the logic verification, the minimum pulse width of clock 1 and clock 2, and the guard time were observed and included in lab report. The BSSUM simulation needed more time and could not be included in this lab report. The simulation needed manual timing inputs with careful consideration.

These projects take a lot of time. The layouts being minimized as much as possible when not familiar with the tools are hard. The layouts are relatively easily minimized when tools become familiar as time goes on although it takes time and effort. Project 1 layouts are at the

best situation. If the layouts were to be implemented again, the poly connecting input or output contacts would not pass through the ground and VDD metals. There will be other ways to do it although it will take more time. Pin names will be changed to capital letters. For improving project 2, BSSUM simulation could be finished considering more time is available and not a lot of other classes work. Project 2 layouts were optimized. All project 1 and 2 cell layouts are completed successfully without DRC and LVS errors and warnings.

| Cell Name:            | Zxw_inv |
|-----------------------|---------|
| Function/Truth Table: | 1       |
| А                     | Υ       |
| 0                     | 1       |
| 1                     | 0       |
| Propagation Delay:    |         |









```
//Verilog HDL for "zxw_lib", "zxw_inv" "zxw_inv"

module zxw_inv ( outl, inl );

output outl;
input inl;
not(outl,inl);
endmodule
~
```



| Library Name:       |                  | Z        | Zxw_lib |  |
|---------------------|------------------|----------|---------|--|
| Cell Name: Zxw_mux2 |                  | w_mux2   |         |  |
| Functio             | n/Truth Table:   | <u> </u> |         |  |
|                     | S A1 A0          |          | Υ       |  |
|                     | 0 0 0            |          | 0       |  |
|                     | 0 0 1            |          | 0       |  |
|                     | 0 1 0            |          | 1       |  |
|                     | 0 1 1            |          | 1       |  |
|                     | 1 0 0            |          | 0       |  |
|                     | 1 0 1            |          | 1       |  |
|                     | 1 1 0            |          | 0       |  |
|                     | 1 1 1            |          | 1       |  |
| A1 Y                | ′ ↑ .473n        |          |         |  |
| A1 Y                | ∕↓ .507ns        |          |         |  |
| AO Y                | ↑ .383n          |          |         |  |
| AO Y                | ∕↓ .442n         |          |         |  |
| S Y                 | ↑ .322n          |          |         |  |
| S Y                 | ↓ .372n          |          |         |  |
| Symbol              | with Port Names: |          |         |  |



# Schematic:





Layout 748.8 um^2

```
Verilog Model:
module zxw_mux2 (in1,in2,in3,in4,out1);
 Input in1;
 Input in2;
 Input in3;
 Input in4;
output out1;
```

```
and(a1, in1,in2);
and (a2,in3,in4);
or(a3,a1,a2);
endmodule
Comments/Notes:
*Parasitic capacitance sheets
zxw_mux2.sp = (~/ee620) - GVIEW
 File Edit Tools Syntax Buffers Window Help
 .SUBCKT zxw_mux2 vdd! gnd! D0 D1 S out1
  caps2d version: 7
       TRANSISTOR CARDS
       net29#2 D0#5
М6
                      net41 gnd!#2 nmos
                                           L=0.6 W=4.8
               AS=3.765
+ AD=6.57
                              PD=8
       net41 net49#4 gnd!#4 gnd!#2 nmos
       765 AS=3, 765
net33 S#6 (
+ AD=3.769
                       gnd!#4 gnd!#2 nmos
M5
                                            L=0.6 W=4.8
               PD=1.8 PS=1.
D1#5 net33 gnd!#2 nmos
AS=3.765 PD=8
+ AD=3.765
                              PD=1.8 PS=1.8
       net29#3 D1#5
                                            L=0.6 W=4.8
+ AD=6.57
M9 net49#6 $\frac{\text{M5}}{\text{M5}} \quad \text{gnd!#1 gnd!#2 nmos L=0.6 W=2.4} 
+ \text{AD=4 AS=2.24 PD=6.6 PS=2.3}
М9
       out1#1 net29#10
                              gnd!#1 gnd!#2 nmos
+ AD=4 AS=2.24 PD=6.6 PS=2.3
M1 net8 D0#4 vdd!#4
               D0#4 vdd!#4 vdd!#2 pmos L=0.6 W=9.6
AS=7.2 PD=12.2 PS=1.5
M1
+ AD=12.48
       net8#3 net49#3 vdd!#4 vdd!#2 pmos
                                           L=0.6
       2 AS=7.2 PD=1.5
net29#7 S#7 net8#3
+ AD=7. 2
                             PS=1
                      net8#3 vdd!#2 pmos
                                           I=0.6 W=9.6
МЗ
+ AD=7.2
               AS=7.2 PD=1.5
                             PS=1
      net29#7 D1#6 | necon-
2 | AS=12.48
net49#7 S#3 | vdd!#1
.79 | AS=3.875
--+29#12
       net29#7 D1#6
                     net8#5 vdd!#2 pmos
+ AD=7.2
                              PD=1.5
                                      PS=12.2
                      vdd!#1 vdd!#2 pmos L=0.6 W=4.8
75 PD=8.4 PS=2
М8
+ AD=6.79
M11
       out1#3 net29#12
                              vdd!#1 vdd!#2 pmos L=0.6 W=4.8
+ AD=6.79
             AS=3.875
       RESISTOR AND CAP/DIODE CARDS
       D0#4
               D0#2
Re1
Re2
Re3
       net49#3 net49#2
Re4
        net49#2 net49#4 195.0167
Re5
       D1#2
               D1#4
       D1#4
Re7
       D1#4
Re8
        S#3
               5#4
                        311.6037
        S#4
               S#5
Re9
Re10
Rell
```

| Library Name:         |           |
|-----------------------|-----------|
| Cell Name:            | Zxw_nand2 |
| Function/Truth Table: |           |
| 0 0                   | 1         |
| 0 1                   | 1         |
| 1 0                   | 1         |
| 1 1                   | 0         |
|                       |           |
|                       |           |
|                       |           |
| Propagation Delay:    |           |
| A <b>Y</b> ↑          | .310ns    |
| A <b>Y ↓</b>          | .426n     |
| В <b>Ү</b> ↑          | .384ns    |
| В <b>Ү</b> ↓          | .390ns    |





Layout 374.4 um^2

```
Verilog Model:
module zxw_nand (in1,in2,out1);
           input in1;
           input in2;
           output out1;
           nand(out1,in1,in2);
endmodule
zxw_nand2.sp = (~/ee620) - GVIEW
 <u>F</u>ile <u>E</u>dit <u>T</u>ools <u>S</u>yntax <u>B</u>uffers <u>W</u>indow <u>H</u>elp
 .SUBCKT zxw_nand2 vdd! gnd! in1 in2 out1
  caps2d version: 7
        TRANSISTOR CARDS
М2
        out1#3 in2#3
                                gnd!#1
+ AD=6.57
M3 r
                                        PS=1.8
        net4
                inl#6
                        gnd!#2
                                gnd!#1
                                        nmos
+ AD=3.76
                        PD=1.8
vdd!#4
        out1#5 in1#4
                                                       W=4.8
                                vdd!#2
                                        pmos
                                               L=0.6
+ AD=3.76
                AS=6.
                        PD=1.8
M1
        out1#5 in2#4
                        vdd!#1
                                vdd!#2 pmos
                                               L=0.6 W=4.8
+ AD=3.765
                AS=6.57 PD=1.8 PS=8
        RESISTOR AND CAP/DIODE CARDS
                          264. 9745
21. 8182
312. 4745
Re1
        in1#<mark>4</mark>
                in1#5
                in1#<mark>1</mark>
in1#6
        in1#5
in1#5
Re2
Re3
Re4
Re5
        in2#2
in2#2
                in2#3
in2#4
Re6
        inl#<mark>l</mark>
Rc2
Rc3
        in2#5
                in2#1
        out1#3
                out1#4
        out1#4
Rc5
        out1#4
vdd!#1
                out1#5
Rc6
                vdd!#3
        vdd!#3
                vdd!
                vdd!#4
Rc8
        vdd!
Rc9
        vdd!#2
                vdd!#3
Rc10
        gnd!#1
                gnd!#2
inl#2
Rc11
        gnd!
in1#3
Rb1
        out1#1
Rb3
        in2#6
                in2#5
Ra1
        in1
                in1#3
                in2#6
        CAPACITOR CARDS
        out1#3 in2#2 6.475E-17
C1
```

| Library Name:         |         |   |
|-----------------------|---------|---|
| Cell Name:            | Zxw_nor |   |
| Function/Truth Table: |         |   |
|                       |         |   |
| f0 0                  | :       | 1 |
| 0 1                   |         | 0 |
| 1 0                   | (       | 0 |
| 1 1                   | (       | 0 |
|                       |         |   |

| Propagation Delay: |         |  |
|--------------------|---------|--|
|                    |         |  |
| A <b>Y</b> ↑       | .36ns   |  |
| A <b>Y ↓</b>       | .29ns   |  |
| В <b>Ү</b> ↑       | .2529ns |  |
| B <b>Y</b> ↓       | .31ns   |  |
|                    |         |  |
| 1                  |         |  |

# Symbol with Port Names:



#### Schematic:



Layout:



```
zxw_nor2.sp = (~/ee620) - GVIEW1
 File
       <u>E</u>dit
             Tools
                    Syntax Buffers
                                        Window
                                                   <u>H</u>elp
                                                     Ô
                                         3/2
.SUBCKT zxw_nor2 vdd! gnd! in1 in2 out1
   caps2d version: 7
aks
        TRANSISTOR CARDS
М1
         out1#4
                  in2#4
                           gnd!#1
                                   gnd!#2
                                                     L=0.6
                                                              W=2.4
                                            nmos
+ AD=2.185
                  AS=3.89 PD=2.2
                                   PS=6.4
MΘ
                  in1#6
                           gnd!#4
                                    gnd!#2
         out1#4
                                            nmos
                                                     L=0.6
                                                              W=2.4
+ AD=2.185
                  AS=3.89 PD=2.2
                                   PS=6.4
МЗ
         out1#3
                  in2#3
                          net29
                                    vdd!#1
                                                     L=0.6
                                                              W=9.6
                                            pmos
+ AD=11.52
                  AS=6, 24 PD=12
                                   PS=1.3
Μ4
         net29
                  in1#4
                          vdd!#3
                                   vdd!#1
                                                     L=0.6
                                                              W=9.6
                                            pmos
+ AD=6, 24
                  AS=12.48
                                   PD=1.3
                                            PS=12, 2
*
         RESISTOR AND CAP/DIODE CARDS
                             367, 2919
Re1
         in1#4
                  in1#5
Re2
         in1#5
                  inl#1
                              21.5217
Re3
         in1#5
                  in1#6
                             154, 7919
Re4
         in2#1
                  in2#2
                              29.1304
Re5
         in2#2
                  in2#3
                             349, 4290
Re6
         in2#2
                  in2#4
                             140.2702
Rc1
         inl#1
                  in1#2
                              20.5000
Rc2
                              12.0720
         out1#3
                  out1#1
Rc3
         out1#1
                  out1#4
                              26, 8997
Rc4
         in2#5
                  in2#1
                               0.5000
Rc5
         gnd!#1
                              26.9210
                  gnd!
Rc6
         gnd!
                  gnd!#3
                           1.063E-02
Rc7
                  gnd!#4
                              26.9347
         gnd!#3
Rc8
         gnd!#2
                  gnd!#3
                              14.2857
Rc9
         vdd!#2
                  vdd!
                           1.735E-02
Rc10
         vdd!
                  vdd!#3
                              11.7920
Rc11
         vdd!#1
                  vdd!#2
                              10.0000
Rb1
         in1#3
                  in1#2
                               0.5000
Rb2
         out1#1
                  out1
                               1.0000
Rb3
         in2#6
                  in2#5
                               0.5000
Ra1
         inl
                  in1#3
                               0.2175
Ra3
         in2
                  in2#6
                               0.1000
         CAPACITOR CARDS
C1
                  gnd!#1 1.568E-17
         out1#1
```

```
Verilog Model:

module zxw_nor ( in1,in2,out1);

input in1;

input in2;

output out1;

nor(out1,in1,in2);

endmodule
```

.

| Library Name:         |         |
|-----------------------|---------|
| Cell Name:            | Zxw_aoi |
| Function/Truth Table: |         |
| 0000                  | 1       |
| 0001                  | 1       |
| 0010                  | 1       |
| 0011                  | 0       |
| 0100                  | 1       |
| 0101                  | 1       |
| 0110                  | 1       |

| 0111               | 0      |
|--------------------|--------|
| 1000               | 1      |
| 1001               | 1      |
| 1010               | 1      |
| 1011               | 0      |
| 1100               | 0      |
| 1101               | 0      |
| 1110               | 0      |
| 1111               | 0      |
|                    |        |
|                    |        |
|                    |        |
|                    |        |
|                    |        |
|                    |        |
| Propagation Delay: |        |
| A0 <b>Y</b> ↑      | .370ns |
| A0 <b>Y ↓</b>      | .545ns |
| A1 <b>Y</b> ↑      | .397ns |
| A1 <b>Y ↓</b>      | .541ns |
| B0 <b>Y↑</b>       | .712ns |
|                    |        |

| B0 <b>Y↓</b> | .375ns |
|--------------|--------|
| B1 <b>Y↑</b> | .339ns |
| B1 <b>Y↓</b> | .374ns |

# Symbol with Port Names:







elce ele

#### Layout 599.04 um^2

# Verilog Model:

```
module zxw_aoi (in1,in2,in3,in4,out1 );
input in1;
input in2;
input in3;
input in4;
output out1;
and(a,in1,in2);
```

|       | and(b,in3,in4); |
|-------|-----------------|
|       | or(c,a,b);      |
|       | not(out1,c);    |
|       |                 |
| endmo | odule           |
|       |                 |
|       |                 |
|       |                 |
|       |                 |
|       |                 |
|       |                 |
|       |                 |
|       |                 |

```
zxw_aoi2.sp = (~/ee620) - GVIEW
 <u>File Edit Tools Syntax Buffers Window Help</u>
                                            p 🔚 🗐 📥
.SUBCKT zxw aoi2 vdd! gnd! in1 in2 in3 in4 out1
  caps2d version: 7
       TRANSISTOR CARDS
MΘ
       net33#4 in2#5
                      gnd!#1 gnd!#2
                                     nmos
                                             L=0.6
                                                    W=4.8
                                     PS=1.8
+ AD=6.57
               AS=3.765
                              PD=8
               in4#3
       net21
                      gnd!#1
                              gnd!#2
                                     nmos
                                             L=0.6
                                                     W=4.8
               AS=3.765
+ AD=3.765
                              PD=1.8
                                     PS=1.8
ΜЗ
       out1#4
               in3#2
                              gnd!#2
                                     nmos
                                             L=0.6
                                                     W=4.8
                      net21
+ AD=3.765
                              PD=1.8
                                     PS=1.8
               AS=3.765
       out1#4
               in1#5
                      net33#2 gnd!#2
                                     nmos
                                             L=0.6
                                                     W=4.8
               AS=6.57 PD=1.8 PS=8
+ AD=3.765
       net12
               in1#4 vdd!#4
                             vdd!#2
                                     pmos
                                             L=0.6
                                                    W=9.6
+ AD=6, 24
               AS=11.52
                                     PS=12
                              PD=1.3
               in3#1
                      net12
М6
       out1#3
                              vdd!#2
                                     pmos
                                             L=0.6
                                                    W=9.6
+ AD=6, 24
               AS=6, 24 PD=1, 3
                              PS=1.3
М7
       out1#3
                      net12#3 vdd!#2
               in4#1
                                     pmos
                                             L=0.6
                                                    W=9.6
+ AD=6, 24
               AS=6, 24 PD=1, 3 PS=1, 3
       net12#3 in2#6 vdd!#1 vdd!#2 pmos
                                             L=0.6
                                                    W=9.6
+ AD=6, 24
               AS=11.52
                              PD=1.3 PS=12
       RESISTOR AND CAP/DIODE CARDS
Re1
       in1#4
               inl#1
                        418.3636
Re2
       inl#1
               in1#5
                        262.3004
Re3
       in4#1
               in4#2
                        305.9051
Re4
       in4#2
               in4#3
                        174,5000
Re5
       in2#1
               in2#4
                        30.9091
Re6
       in2#4
               in2#5
                        186, 1363
Re7
       in2#4
               in2#6
                        328, 9197
Re8
       in3#1
               in3#2
                        556, 0237
                        694.7712
Re9
       in3#2
               in3#3
Rc1
       inl#<mark>l</mark>
                         20.5000
               inl#2
Rc2
       net33
               net33#2
                         17.0944
Rc3
       net12
               net12#2
                         12.3944
Rc4
       out1#3
               outl#1
                         11.7946
               out1#4
Rc5
       outl#1
                         16, 2544
Rc6
       in4#4
               in4#2
                         20.5000
Rc7
       net12#3 net12#4
                         12.3944
                         16.0944
Rc8
       net33#3 net33#4
Rc10
       in3#3
               in3#4
                          0.5000
       vdd!#1 vdd!#3
Rc11
                         11.6769
```

| Cell Name:            | Zxw_fa  |  |
|-----------------------|---------|--|
| Function/Truth Table: |         |  |
| A B Cin               | Cout Y  |  |
| 0 0 0                 | 0 0     |  |
| 0 0 1                 | 1 0     |  |
| 0 1 0                 | 1 0     |  |
| 0 1 1                 | 1 0     |  |
| 1 0 0                 | 0 1     |  |
| 1 0 1                 | 0 1     |  |
| 1 1 0                 | 0 1     |  |
| 1 1 1                 | 1 1     |  |
|                       |         |  |
|                       |         |  |
| A Sum 1               | 1.304ns |  |
| A <b>Sum ↓</b>        | 1.055ns |  |
| B <b>Sum↑</b>         | .964ns  |  |

| B <b>Sum</b> ↓    | 1.03ns |
|-------------------|--------|
| Cin <b>Sum</b> ↑  | .501ns |
| Cin <b>Sum</b> ↓  | .455ns |
| A Cout ↑          | .745ns |
| A Cout ↓          | .748ns |
| B Cout ↑          | .678ns |
| B Cout ↓          | .274ns |
| Cin Cout ↑        | .673ns |
| Cin <b>Cout ↓</b> | .251ns |
|                   |        |





```
module zxw_fa ( Cout, S, A, B, Cin );
```

input Cin;

output S;

input A;

output Cout;

input B;

```
xor(C,A,B);
xor(S,C,Cin);
nand(D,C,Cin);
nand(E,A,B);
nand(Cout,E,D);
```

endmodule



```
zxw_fa.sp = (~/ee620) - GVIEW
 <u>File Edit Tools Syntax Buffers Window Help</u>
 .SUBCKT zxw fa vdd! gnd! A B Cin Cout SUM
* caps2d version: 7
     TRANSISTOR CARDS
MI6/Mll gnd!#19 net20#12
                            I6/net1#2
                                          gnd!#1 nmos L=0.6
+ W=2.4
+ AD=4.11
              AS=4.11 PD=6.8 PS=6.8
MI6/M7 SUM#5 net20#13 I6/net16#2
+ AD=3.93 AS=6.9 PD=2.1 PS=8.6
                                                         L=0.6 W=4.8
                                            gnd!#1 nmos
MI6/M5 I6/net17#2
                      I6/net1#6
                                     SUM#5 gnd!#1 nmos
                                                           L=0.6 W=4.8
+ AD=6.9
              AS=3.93 PD=8.6 PS=2.1
MI6/M8 gnd!#18 Cin#3 I6/net16#4
+ AD=3.93 AS=6.9 PD=2.1 PS=8.6
                                                   L=0.6 W=4.8
                                     gnd!#1 nmos
MI6/M6 I6/net17#4 I6/net5#2
                                     qnd!#18 qnd!#1 nmos L=0.6
+ W=4.8
+ AD=6.9
L=0.6 W=2.4
MI5/M11 gnd!#22 A#15 I5/net1#2
+ AD=4.11 AS=4.11 PD=6.8 PS=6.8
                                     qnd!#1 nmos
                                                   L=0.6 W=2.4
MI5/M7 net20#4 A#16 I5/net16#2

+ AD=3.93 AS=6.9 PD=2.1 PS=8.6

MI5/M5 I5/net17#2 I5/net1#6
                                     gnd!#1 nmos
                                                   L=0.6 W=4.8
                                     net20#4 gnd!#1 nmos L=0.6
+ W=4.8
+ AD=6.9
              AS=3.93 PD=8.6 PS=2.1
MI5/M8 gnd!#21 B#10 I5/net16#4
                                    gnd!#1 nmos
                                                   L=0.6 W=4.8
+ AD=3.93 AS=6.9 PD=2.1 PS=8.6
MI5/M6 I5/net17#4 I5/net5#2
                                     gnd!#21 gnd!#1 nmos
                                                         L=0.6
+ AD=6.9
              AS=3.93 PD=8.6 PS=2.1
MI5/M9 I5/net5#4 B#15 gnd!#26
+ AD=4.11 AS=4.11 PD=6.8 PS=6.8
                             gnd!#20 gnd!#1 nmos
                                                   L=0.6 W=2.4
MI4/M2 Cout#4 net14#10
                             I4/net4 gnd!#1 nmos
                                                   L=0.6 W=4.8
+ AD=6.57
              AS=3.765
                             PD=8 PS=1.8
MI4/M3 I4/net4 net11#13
                             gnd!#15 gnd!#1 nmos
                                                   L=0.6

↓ W=4.8

+ AD=3.765
              AS=6.57 PD=1.8 PS=8
MI3/M2 net11#4 net20#20
                             I3/net4 gnd!#1 nmos
                                                   1 = 0.6
+ W=4.8
+ AD=6.57
              AS=3.765
                             PD=8 PS=1.8
```

| Cell Name:            | Zxw_xor |  |
|-----------------------|---------|--|
| Function/Truth Table: |         |  |
| A1 A0                 | Y       |  |
| 0 0                   | 0       |  |

| 0 1          | 1        |
|--------------|----------|
| 1 0          | 1        |
| 1 1          | 0        |
|              |          |
| В <b>Ү</b> ↑ | . 568 ns |
| вү↓          | . 536 ns |
| A <b>Y</b> ↑ | . 548ns  |
| A Y <b>↓</b> | .534 ns  |
|              |          |





#### Layout 2776.8 um^2

module zxw\_xor2 (A,B,Y );
input A,B;
output Y;
xor(Y,A,B);

#### endmodule

```
zxw_xor2.sp = (~/ee620) - GVIEW
      Edit Tools Syntax Buffers
                                       Window
                                                 <u>H</u>elp
            9
                                       D
                                                           8
                                                                 \Rightarrow
                                                                       4
       SUBCKT zxw_xor2 vdd! gnd! A B Y
  caps2d version: 7
        TRANSISTOR CARDS
M11
        net1#2
                 A#6
                          and!#6
                                  and!#2
                                                   L=0.6
                                                            W=2.4
                                           nmos
                 AS=4.11 PD=6.8
+ AD=4.11
                                  PS=6.8
        Y#4
                                                   L=0.6
М7
                 A#7
                          net16#2 gnd!#2
                                                            W=4.8
                                           nmos

 AD=3.93

                 AS=6.9
                          PD=2.1
                                  PS=8.6
М5
        Y#4
                 net1#6
                          net17#2
                                  gnd!#2
                                           nmos
                                                   L=0.6
                                                            W=4.8
+ AD=3.93
                                  PS=8.6
                 AS=6.9
                          PD=2.1
М8
        net16#4 B#3
                          and!#7
                                  gnd!#2
                                                   L=0.6
                                                            W=4.8
                                           nmos
+ AD=6.9
                 AS=3.93
                         PD=8.6
                                  PS=2.1
        net17#4 net5#2
                                  gnd!#2
М6
                          and!#7
                                           nmos
                                                   1 = 0.6
                                                            W=4.8
+ AD=6.9
                 AS=3.93
                         PD=8.6
                                  PS=2.1
М9
        net5#4
                 B#8
                          gnd!#1
                                  gnd!#2
                                           nmos
                                                   L=0.6
                                                            W=2.4
                                  PS=6.8
+ AD=4.11
                 AS=4.11
                         PD=6.8
M12
        net1
                 A#8
                          vdd!#8
                                  vdd!#2
                                           pmos
                                                   L=0.6
                                                            W=4.8
+ AD=6.79
                 AS=7.03 PD=8.4
                                  PS=8.
MΘ
        net44
                 \Delta H A
                          vdd!#7
                                  vdd!#2
                                                   L = 0.6
                                                            W=9.6
                                           pmos
                 AS=7.2
+ AD=12.48
                         PD=12, 2
                                  PS=1.
Μ4
        net33
                 net1#5
                          vdd!#7
                                  vdd!#2
                                           pmos
                                                   L=0.6
                                                            W=9.6
+ AD=7.2
                 AS=7.2
                          PD=1.5
                                  PS=1
ΜЗ
                 B#1
                          net33
                                  vdd!#2
                                                   L=0.6
                                                            W=9.6
                                           pmos
+ AD=7.2
                 AS=7.2
                         PD=1.5
                                  PS=1.5
M2
        Y#3
                 net5
                         net44#3 vdd!#2
                                                   L=0.6
                                                            W=9.6
                                           pmos
+ AD=7.2
                 AS=12.48
                                  PD=1.5
                                           PS=12.2
M10
        net5#6
                 B#6
                          vdd!#1
                                  vdd!#2
                                           pmos
                                                   L=0.6
                                                            W=4.8
+ AD=6.79
                 AS=6.79 PD=8.4
                                  PS=8.4
        RESISTOR AND CAP/DIODE CARDS
Re1
        A#4
                 A#5
                            424.8754
Re2
        A#5
                 A#1
                             75.9090
        A#1
Re3
                 A#6
        A#5
                 A#7
                            198.8517
Re4
Re5
        A#1
                 A#8
                            203.0000
        net1#5
                 net1#6
Re6
                            626.0237
Re7
        net1#6
                 net1#4
                            584.4108
Re8
        B#1
                 B#2
                            350.8333
Re9
        B#2
                 B#3
                            185.0000
Re10
        B#6
                 B#7
                            422.0797
        B#7
                 B#8
                            241.2903
Re11
```

zxw\_DFF

| clk    | Set | D |   |      |
|--------|-----|---|---|------|
|        |     |   | Q | Qbar |
| 0      | 0   | - | 1 | 0    |
| 0      | 1   | - | 0 | 1    |
| 0 to 1 | 1   | 1 | 1 | 0    |
| 0 to 1 | 1   | 0 | 0 | 1    |

| Phi1 Q↑                         | 2.04ns |
|---------------------------------|--------|
| Phi1 Q↓                         | 2.98ns |
| Phi1 <b>Qbar↑</b>               | 1.87ns |
| Phi1 <b>Qbar</b> ↓              | 1.94ns |
| Phi1 minimum pulse width        | 450ps  |
| Phi2 <b>minimum pulse width</b> | 440ps  |
| Guard time                      | 1ps    |







# Layout 2096.6 um^2

```
module zxw_dff ( Q, Qbar, D,phi2,phi1 );
    input D,phi2,phi1;
    output Q,Qbar;
    not(A,D);

not(s2,phi2);
    fand(and1,s2,C);  // in2 is not feedback inverter
```

```
and(and2,phi2,A); // in3 is D
or (Y,and1,and2);

not(B,Y);
not(C,B);

not(s1,phi1);
and(and3,s1,E);
and(and4,phi1,B);
or(Z,and3,and4);

not(D,Z);
not(E,D);
not(Qbar,Z);
not(Q,D);
endmodule
```



# BSC cell







Layout 8534 um^2

## BSR5







Layout 76310.5 um^2

### **BSSUM**



Layout 8534 um^2



Layout 95639.6um^2

#### **BSTEST**







Layout 563475 um^2